# **Computer Architecture**

CA3

RISC-V multi cycle

Mohammad Moshiri Balasoor - 810101518 Narges Elyasi - 810100258

1403.03.05

Table 3: RV32I RISC-V Integer instructions

| ор                   | Func3 | Func7   | Туре | Mnemonic                      | Description                         | Operation                                       |
|----------------------|-------|---------|------|-------------------------------|-------------------------------------|-------------------------------------------------|
| 0000011(3)           | 000   |         | I    | lb rd, imm(rs1)               | Load byte                           | rd = SignExt([Address]7:0)                      |
| 0000011(3)           | 001   |         | I    | lh rd, imm(rs1)               | Load half                           | rd = SignExt([Address] <sub>15:0</sub> )        |
| 0000011(3)           | 010   |         | I    | lw rd, imm(rs1)               | Load word                           | rd = ([Address] <sub>31:0</sub> )               |
| 0000011(3)           | 100   |         | I    | lbu rd, imm(rs1)              | Load byte unsigned                  | rd = ZeroExt([Address]7:0)                      |
| 0000011(3)           | 101   |         | I    | lhu rd, imm(rs1)              | Load half unsigned                  | rd = ZeroExt([Address] <sub>15:0</sub> )        |
| 0010011(19)          | 000   |         | I    | addi rd, rs1, imm             | ADD immediate                       | rd = rs1 + SignExt(imm)                         |
| 0010011(19)          | 001   |         | I    | slli rd, rs1, uimm            | Shift left logical immediate        | rd = rs1 << uimm                                |
| 0010011(19)          | 010   |         | I    | slti rd, rs1, imm             | Set less than immediate             | rd = rs1 < SignExt(imm)                         |
| 0010011(19)          | 011   | 0000000 | I    | sltiu rd, rs1, imm            | Set less than imm. unsigned         | rd = rs1 < SignExt(imm)                         |
| 0010011(19)          | 100   |         | I    | xori rd, rsl, imm             | XOR immediate                       | rd = rs1 ^ SignExt(imm)                         |
| 0010011( <b>19</b> ) | 101   | 0000000 | I    | srli rd, rs1, uimm            | Shift right logical immediate       | rd = rs1 >> uimm                                |
| 0010011(19)          | 101   | 0100000 | I    | srai rd, rs1, uimm            | Shift right arithmetic immediate    | rd = rs1 >> uimm                                |
| 0010011(19)          | 110   |         | I    | ori rd, rs1, uimm             | OR immediate                        | rd = rs1   SignExt(imm)                         |
| 0010011( <b>19</b> ) | 111   |         | I    | andi rd, rs1, uimm            | AND immediate                       | rd = rs1 & SignExt(imm)                         |
| 0010111(23)          |       |         | U    | auipc rd, rsl, uimm           | ADD upper immediate to PC           | rd = (upimm, 12'b0) + PC                        |
| 0100011(35)          |       |         | S    | sb rs2,imm(rs1)               | Store byte                          | [Address] <sub>7:0</sub> = rs2 <sub>7:0</sub>   |
| 0100011(35)          |       |         | S    | sh rs2,imm(rs1)               | Store half                          | [Address] <sub>15:0</sub> = rs2 <sub>15:0</sub> |
| 0100011(35)          |       |         | S    | sw rs2,imm(rs1)               | Store word                          | [Address] <sub>31:0</sub> = rs2                 |
| 0110011(51)          | 000   | 0000000 | R    | add rd, rs1, rs2              | ADD                                 | rd = rs1 + rs2                                  |
| 0110011(51)          | 000   | 0100000 | R    | sub rd, rs1, rs2              | SUB                                 | rd = rs1 - rs2                                  |
| 0110011(51)          | 001   | 0000000 | R    | sll rd, rs1, rs2              | Shift left logical                  | rd = rs1 << rs2 <sub>4:0</sub>                  |
| 0110011(51)          | 010   | 0000000 | R    | slt rd, rs1, rs2              | Set less than                       | rd = rs1 < rs2                                  |
| 0110011(51)          | 011   | 0000000 | R    | sltu rd, rs1, rs2             | Set less than unsigned              | rd = rs1 < rs2                                  |
| 0110011(51)          | 100   | 0000000 | R    | xor rd, rs1, rs2              | XOR                                 | rd = rs1 ^ rs2                                  |
| 0110011(51)          | 101   | 0000000 | R    | srl rd, rs1, rs2              | Shift right logical                 | rd = rs1 >> rs2 <sub>4:0</sub>                  |
| 0110011(51)          | 101   | 0100000 | R    | sra rd, rs1, rs2              | Shift right arithmetic              | rd = rs1 >>>rs2 <sub>4:0</sub>                  |
| 0110011(51)          | 110   | 0000000 | R    | or rd, rs1, rs2               | OR                                  | rd = rs1   rs2                                  |
| 0110011(51)          | 111   | 0000000 | R    | and rd, rs1, rs2              | AND                                 | rd = rs1 & rs2                                  |
| 0110111(55)          | -     |         | U    | lui rd, upimm                 | Load upper immediate                | rd = {upimm, 12'b0}                             |
| 1100011(99)          | 000   |         | В    | beq rs1,rs2, label            | Branch if equal =                   | if (rs1 == rs2) PC = BTA                        |
| 1100011(99)          | 001   |         | В    | <pre>bne rs1,rs2, label</pre> | Branch if not equal ≠               | if (rs1 != rs2) PC = BTA                        |
| 1100011(99)          | 010   |         | В    | blt rs1,rs2, label            | Branch if lower than <              | if (rs1 < rs2) PC = BTA                         |
| 1100011(99)          | 011   |         | В    | bge rs1,rs2, label            | Branch if greater / equal ≥         | if (rs1 ≥ rs2) PC = BTA                         |
| 1100011(99)          | 100   |         | В    | bltu rs1,rs2, label           | Branch if lower than unsigned <     | if (rs1 < rs2) PC = BTA                         |
| 1100011(99)          | 101   |         | В    | bgeu rs1,rs2, label           | Branch if greater / equal unsign. ≥ | if (rs1 ≥ rs2) PC = BTA                         |
| 1100111(103)         | 000   |         | I    | jalr rd, rs1, label           | Jump and link register              | PC = rs1 + SignExt(imm)<br>rd = PC + 4          |
| 1101111(111)         | -     |         | J    | jal rd, label                 | Jump and link                       | PC = JTA $rd = PC + 4$                          |

#### Datapath CĻK **PCWrite** AdrSrc MemWrite Unit **IRWrite** ResultSrc<sub>1:0</sub> B-sel<sub>1:0</sub> ALUControl<sub>2:0</sub> Branch 6:0 ALUSrcB<sub>1:0</sub> ALUSrcA<sub>1:0</sub> 14:12 funct3 ImmSrc<sub>1:0</sub> funct7<sub>5</sub> RegWrite zero -BRes ~zero – neg – zero CLK OldPC neg PCWrite CT CT 00 CLK CĻK CLK CLK CLK WE WE3 Rs1 SrcA 19:15 RD1 Instr RD ALUResult ALUOut Rs2 RD2 Instr / Data A2 01 Memory Rd10 11:7 **A3** Register WD WD3 File CLK 31:7 **Extend** ImmExt ✓ Data Result

# Controller



```
nums = [-34, -10, 37, 46, 98, 2, 131, -982, 143, 8, 56, 36, -28, 98, 17, -7, 0, 2, 5, 91]
```

```
.global _boot
.text
boot:
   jal x0,FindMax
   FindMax:
       lw x8, 1000(x0)
                                  #* maxElement = mem[1000]
                                   #* i
       add x9, x0, x0
       Loop:
                                   #* i += 4
           addi x9, x9, 4
                                   #* check if 10 elements are traversed (40 = 4 * 10)
           slti x6, x9, 40
                                   #* if 10 elements are traversed, jump to EndLoop
           beq x6, x0, EndLoop
           lw x18, 1000(x9)
                                   #* element = mem[i]
           sltu x6, x8, x18
                                   #* check if element is greater than maxElement
           beq x6, x0, Loop
                                   #* if element is not greater than maxElement, jump to Loop
           add x8, x18, x0
                                   #* maxElement = element
           jal x0,Loop
                                   #* jump to Loop
       EndLoop:
                                   #* mem[2000] = maxElement
           sw x8, 2000(x0)
           jal x0,End
                                   #* return
   End:
```

## Instr / Data Memory:



## Register File:

